DocumentCode :
1645533
Title :
Design techniques to Minimize the yield loss for general purpose ASIC/SOC Devices
Author :
Choi, Jung Yun ; Lee, Bong Hyun ; Do, Kyung-Tae ; Kim, Hyung-Ock ; Won, Hyo-Sig ; Choi, Kyu-Myung
Author_Institution :
Design Technol. Team, Samsung Electronics Co., Ltd., Yongin, South Korea
fYear :
2009
Firstpage :
45
Lastpage :
48
Abstract :
Since the manufacturing process has been scaled down under 65 nm process, semiconductor industries have suffered from the yield loss although the total number of manufactured die has continuously increased. In order to overcome this ironic situation, industries have focused on the improvement of process technology, but reducing pattern size without a break makes this process improvement difficult. In this paper, we present the circuit techniques based on body and gate-length biasing to resolve this yield loss problem. Our application results show that up to 28% parametric yield can be improved by applying the proposed circuit techniques. In addition, the application of proposed methods does not need to have the specific platform since our methodology is quite easy to plug in general purpose application.
Keywords :
integrated circuit design; integrated circuit yield; system-on-chip; circuit techniques; design techniques; gate-length biasing; general purpose ASIC/SOC devices; process technology; yield loss minimization; Application specific integrated circuits; Costs; Electronics industry; Leakage current; MOS devices; Manufacturing industries; Manufacturing processes; Semiconductor device manufacture; Silicon; Testing; Body biasing; Gate-length biasing; Parametric Yield; low power desgn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2009 International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-5034-3
Electronic_ISBN :
978-1-4244-5035-0
Type :
conf
DOI :
10.1109/SOCDC.2009.5423855
Filename :
5423855
Link To Document :
بازگشت