DocumentCode :
1645875
Title :
Design Techniques and Modeling for 60GHz Applications With a 65nm-CMOS-RF Technology
Author :
Aloui, Sofiane ; Kerhervé, Eric ; Belot, Didier ; Plana, Robert
Author_Institution :
IMS Lab., Univ. of Bordeaux, Talence
fYear :
2008
Firstpage :
241
Lastpage :
244
Abstract :
To exploit the unlicensed band at frequencies around 60 GHz, a certain number of design rules is considered. This paper highlights the difficulties to design a millimeter CMOS power amplifier (PA). A model of a compact inductor and interconnect lines is detailed. This model takes into account substrate and resistive parasitic. A 65 nm CMOS technology from STMicroelectronics has been used. Innovative techniques are implemented in the design of a power amplifier (PA) which is optimized to deliver the maximum linear output power. To obtain good performances in a small surface of silicon, it has been designed, with both lumped and distributed elements. The PA delivers a linear output power of 8.9 dBm with just an area of 0.48 mm*0.6 mm including pads.
Keywords :
CMOS integrated circuits; inductors; integrated circuit design; millimetre wave amplifiers; millimetre wave integrated circuits; power amplifiers; CMOS-RF technology; STMicroelectronics; compact inductor; distributed elements; frequency 60 GHz; interconnect lines; lumped elements; millimeter CMOS power amplifier; resistive parasitic; size 65 nm; CMOS technology; Design optimization; Frequency; High power amplifiers; Inductors; Millimeter wave technology; Power amplifiers; Power generation; Semiconductor device modeling; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Millimeter Waves, 2008. GSMM 2008. Global Symposium on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-1885-5
Electronic_ISBN :
978-1-4244-1886-2
Type :
conf
DOI :
10.1109/GSMM.2008.4534611
Filename :
4534611
Link To Document :
بازگشت