DocumentCode :
1647202
Title :
Novel RT level methodology for low power by using wasting toggle rate based clock gating
Author :
Li, Li ; Choi, Ken ; Park, SeongMo ; Chung, Moo-Kyoung
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
fYear :
2009
Firstpage :
484
Lastpage :
487
Abstract :
In this paper, we propose a RT level power reduction scheme which can be used for the applications that require ultra-low power consumption. A novel wasting-toggle-rate (WTR) based clock power reduction technique is introduced. It compares the WTR of a stimulus with the pre-computed threshold WTR of the circuit, and clock gating is applied to the circuit only if there is power-saving benefit. It considers not only clock enable signal, but also data signal and wasting toggle rate of the clock in a fine-grained manner. The proposed technique is implemented at RT level in a complete CAD solution. We have tested the proposed technique on real industrial multimedia-mobile-processor design. For the accuracy of the power optimization results, all the power estimation results are measured at gate level after synthesis by using industrial 65 and 90 nanometer technology libraries. The experimental results show that using 65 nanometer technology, the technique reduces 35.46% power comparing with non-clock gating design and 18.80% power comparing with clock-gating design by Power Compiler; and that using 90 nanometer technology, the technique reduces average 39.34% total power comparing with non-clock gating design and 27.76% total power comparing with clock-gating design by Power Compiler. For the design overhead of the proposed technique, it increases 1.17% of the critical path delay and reduces 0.81% of the area for the whole circuit comparing with the original circuit in 65 nanometer technology, and increases 2.75% of the critical path delay and reduces 0.75% area for whole circuit in 90 nanometer technology.
Keywords :
clocks; integrated circuit design; low-power electronics; microprocessor chips; technology CAD (electronics); CAD solution; Power Compiler; RT level power reduction; critical path delay; design overhead; low power electronics; multimedia-mobile-processor design; power optimization; power-saving benefit; size 65 nm; size 90 nm; wasting toggle rate based clock gating; Character generation; Circuits; Clocks; Energy consumption; Laboratories; Power generation; Process design; Research and development; Signal design; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2009 International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-5034-3
Electronic_ISBN :
978-1-4244-5035-0
Type :
conf
DOI :
10.1109/SOCDC.2009.5423918
Filename :
5423918
Link To Document :
بازگشت