Title :
MARTE based modeling approach for Partial Dynamic Reconfigurable FPGAs
Author :
Quadri, Imran Rafiq ; Meftali, Samy ; Dekeyser, Jean-Luc
Author_Institution :
LIFL, Univ. of Lille, Lille
Abstract :
As System-on-Chip (SoC) architectures become pivotal for designing embedded systems, the SoC design complexity continues to increase exponentially necessitating the need to find new design methodologies. In this paper we present a novel SoC co-design methodology based on Model Driven Engineering using the MARTE (Modeling and Analysis of Real-time and Embedded Systems) standard. This methodology is utilized to model fine grain reconfigurable architectures such as FPGAs and extends the standard to integrate new features such as Partial Dynamic Reconfiguration supported by modern FPGAs. The goal is to carry out modeling at a high abstraction level expressed in UML (Unified Modeling Language) and following transformations of these models, automatically generate the code necessary for FPGA implementation.
Keywords :
Unified Modeling Language; embedded systems; field programmable gate arrays; system-on-chip; FPGAs; MARTE; SoC co-design methodology; UML; Unified Modeling Language; fine grain reconfigurable architectures; high abstraction level; model driven engineering; modeling and analysis of real-time and embedded systems; partial dynamic reconfiguration; system-on-chip architectures; transformations; Application software; Design methodology; Embedded system; Field programmable gate arrays; Hardware; Model driven engineering; Parallel processing; Real time systems; System-on-a-chip; Unified modeling language;
Conference_Titel :
Embedded Systems for Real-Time Multimedia, 2008. ESTImedia 2008. IEEE/ACM/IFIP Workshop on
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-2612-6
DOI :
10.1109/ESTMED.2008.4696994