DocumentCode :
1650050
Title :
On Bounding the Delay of a Critical Path
Author :
Lee, Leonard ; Wang, Li.-C.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA
fYear :
2006
Firstpage :
81
Lastpage :
88
Abstract :
Process variations cause different behavior of timing-dependent effects across different chips. In this work, we analyze one example of timing-dependent effects, cross-coupling capacitance, and the complex problem space created by considering coupling and process variations together. The delay of a critical path under these conditions is difficult to bound for design and test. We develop a methodology that analyzes this complex space by decomposing the problem space along three dimensions: the aggressor space, test space, and sample space. For design, we utilize an OBDD-based approach to prune the aggressor space based on logical constraints, which can be combined with a worst-case timing window simulator to prune based on both logical and timing constraints. After pruning, the reduced aggressor space can be used to derive a more accurate timing bound. Solving the problems in the test and sample spaces is postponed to the post-silicon stage, where we propose a test selection methodology for bounding the delay of every sample. This methodology is based on probability density estimation and has a tradeoff between the number of tests to apply and the tightness of the delay bound obtained. Experimental results based on benchmark examples are presented to show the effectiveness of the proposed methodology
Keywords :
delay circuits; timing circuits; aggressor space; chip timing-dependent effect; complex problem space; critical path delay bound; cross-coupling capacitance; logical constraint; probability density estimation; process variation; sample space; test selection methodology; test space; worst-case timing window simulator; Automatic test pattern generation; Benchmark testing; Capacitance; Delay effects; Delay estimation; Permission; Process design; Signal processing; Silicon; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320069
Filename :
4110157
Link To Document :
بازگشت