Title :
Dynamic-priority arbiter and multiplexer soft macros for on-chip networks switches
Author :
Dimitrakopoulos, Giorgos ; Kalligeros, Emmanouil
Author_Institution :
Electr. & Comput. Eng. Dept., Democritus Univ. of Thrace, Xanthi, Greece
Abstract :
On-chip interconnection networks simplify the integration of complex system-on-chips. The switches are the basic building blocks of such networks and their design critically affects the performance of the whole system. The transfer of data between the inputs and the outputs of the switch is performed by the crossbar, whose active connections are decided by the arbiter. In this paper, we design scalable dynamic-priority arbiters that are merged with the crossbar´s multiplexers. The proposed RTL macros can adjust to various priority selection policies, while still following the same unified architecture. With this approach, sophisticated arbitration policies that yield significant network-throughput benefits can be implemented with negligible delay cost relative to the standard round-robin policy.
Keywords :
switches; system-on-chip; RTL macros; active connection; complex system-on-chips; crossbar multiplexers; multiplexer soft macros; negligible delay cost; network-throughput benefits; on-chip interconnection networks; on-chip networks switches; scalable dynamic-priority arbiters; selection policies; sophisticated arbitration policy; standard round-robin policy; Delay; Logic gates; Moment methods; Multiplexing; Strontium; System-on-a-chip; Vectors;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-2145-8
DOI :
10.1109/DATE.2012.6176527