Title :
A New Paradigm for Low-power, Variation-Tolerant Circuit Synthesis Using Critical Path Isolation
Author :
Ghosh, Swaroop ; Bhunia, Swarup ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
Abstract :
Design considerations for robustness with respect to variations and low power operations typically impose contradictory design requirements. Low power design techniques such as voltage scaling, dual-Vth etc. can have a large negative impact on parametric yield. In this paper, we propose a novel paradigm for low-power variation-tolerant circuit design, which allows aggressive voltage scaling. The principal idea is to (a) isolate and predict the set of possible paths that may become critical under process variations, (b) ensure that they are activated rarely, and (c) avoid possible delay failures in the critical paths by dynamically switching to two-cycle operation (assuming all standard operations are single cycle), when they are activated. This allows us to operate the circuit at reduced supply voltage while achieving the required yield. Simulation results on a set of benchmark circuits at 70nm process technology show average power reduction of 60% with less than 10% performance overhead and 18% overhead in die-area compared to conventional synthesis. Application of the proposed methodology to pipelined design is also investigated
Keywords :
circuit simulation; integrated circuit design; logic design; low-power electronics; power aware computing; circuit design; circuit simulation; critical path isolation; low power design; low-power variation-tolerant circuit synthesis; pipelined design; two-cycle operation; voltage scaling; Circuit synthesis; Delay; Design methodology; Dynamic voltage scaling; Logic design; Logic gates; Low voltage; Power dissipation; Robustness; Timing;
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2006.320025