Title :
Application-specific DSP architecture for fast Fourier transform
Author :
Heo, Kyung L. ; Cho, Sung M. ; Lee, Jung H. ; Sunwoo, Myung H.
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
We present ASDSP (application-specific digital signal processor) instructions and their hardware architecture for high-speed FFT. The proposed instructions calculate a butterfly within two cycles. The proposed architecture employs a data processing unit (DPU) supporting the instructions and an FFT address generation unit (FAGU) automatically calculating the butterfly input and output data addresses. The proposed DPU has a smaller area than commercial DSP chips. Moreover, the number of FFT computation cycles is reduced by the proposed FAGU. The architecture has been modeled by the VHDL. We have used the UMC 0.25□standard cell library for logic synthesis. Performance comparisons show that the number of execution cycles is reduced over 10% and the size of the DPU decreases about 30% compared with Carmel DSP.
Keywords :
application specific integrated circuits; digital signal processing chips; fast Fourier transforms; hardware description languages; parallel architectures; ASDSP architecture; Carmel DSP; DPU; FAGU; FFT address generation unit; FFT computation cycle; UMC standard cell library; VHDL; VLSI design; application-specific digital signal processor; data processing unit; fast Fourier transform; hardware description languages; logic synthesis; Computer architecture; Data processing; Digital signal processing; Digital signal processing chips; Digital signal processors; Fast Fourier transforms; Hardware; Libraries; Logic; Variable speed drives;
Conference_Titel :
Application-Specific Systems, Architectures, and Processors, 2003. Proceedings. IEEE International Conference on
Print_ISBN :
0-7695-1992-X
DOI :
10.1109/ASAP.2003.1212860