DocumentCode :
1653575
Title :
A design-for-testability technique for detecting delay faults in logic circuits
Author :
Raahemifar, Kaamran ; Ahmadi, Majid
Author_Institution :
Dept. of Electr. Eng., Windsor Univ., Ont., Canada
Volume :
1
fYear :
1998
Firstpage :
201
Abstract :
This paper provides a simulation-based study of the delay fault testing in logic circuits. It is shown that delay testing is necessary in order to achieve a high defect coverage. By detecting delayed time response in a transistor circuit, three types of faults are detected: (1) faults which cause delayed transitions at the output node due to some open defects, (2) faults which cause an intermediate voltage level at the output node, and (3) most stuck-at faults which halt the circuit at `1´ or `0´. An on-line checker is presented which enables the concurrent detection of delay faults. Since one checker is used for each output signal, the area overhead is minimal. This technique does not degrade the speed of the circuit under test (CUT). We show that the test circuit is independent of the size of the CUT. Simulation results show that this technique can be adjusted to fit to any design style
Keywords :
delays; design for testability; logic design; logic testing; defect coverage; delay fault testing; design-for-testability; logic circuit; on-line checker; simulation; stuck-at fault; time response; transistor circuit; Circuit faults; Circuit simulation; Circuit testing; Delay effects; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Time factors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.704254
Filename :
704254
Link To Document :
بازگشت