Title :
DSP parallel architecture for image compression
Author :
Laloya-Monzon, Eduardo J. ; Navarro-Artigas, Jesus
Author_Institution :
Dept. Ingenieria Electr. e Inf., Centro Politecnico Superior, Zaragoza, Spain
Abstract :
A DSP-based parallel architecture for image compression is presented. The basic processing module is built around a two DSP TMS 320C25 arrangement. These DSPs work in a parallel fashion over the different blocks of the partitioned image. The architecture is intended to perform transform coding of 256×256 8-bit images which are divided in n×n (n=4,8,16, . . .) squared blocks for processing tasks. The modular implementation of the system permits the use of a variable number of processing units in accordance with the needed throughput, giving the architecture real-time processing capabilities if necessary. Also presented is a proposal for architecture reconfiguration, which makes it capable of implementing second-generation image coding technique
Keywords :
computerised picture processing; data compression; digital signal processing chips; encoding; parallel architectures; 8 bit; DSP TMS 320C25; architecture reconfiguration; image coding; image compression; parallel architecture; processing module; processing units; real-time processing; throughput; transform coding; Bandwidth; Communication system control; Control systems; Digital signal processing; Image coding; Parallel architectures; Proposals; Real time systems; Throughput; Transform coding;
Conference_Titel :
Electrotechnical Conference, 1991. Proceedings., 6th Mediterranean
Conference_Location :
LJubljana
Print_ISBN :
0-87942-655-1
DOI :
10.1109/MELCON.1991.161868