Title :
Parameterizable hardware architectures for automatic synthesis of motion estimation processors
Author :
Roma, Nuno ; Sousa, Leonel
Author_Institution :
INESC-ID, Instituto Superior Tecnico, Lisbon, Portugal
fDate :
6/23/1905 12:00:00 AM
Abstract :
A new class of fully parameterizable multiple array architectures for motion estimation (ME) in video sequences based on the full search block matching (FSBM) algorithm is proposed in this paper. This class is based on a new and efficient AB2 single array architecture with minimum latency, maximum throughput and full utilization of the hardware resources. It provides the ability to configure the target processors according to the setup parameters, the processing time and the circuit area specified limits. With this purpose, a software configuration tool has been implemented to determine the set of possible configurations which fulfill the requisites of the video coder, providing the ability to automatically generate the VHDL description of the selected configuration. The implementation of a single array processor configuration on a single-chip is presented. Experimental results evidence the ability to estimate motion vectors in real-time with this configuration
Keywords :
electronic engineering computing; hardware description languages; image matching; image sequences; motion estimation; software tools; systolic arrays; video coding; VHDL description; automatic synthesis; full search block matching algorithm; motion estimation processors; multiple array architectures; parameterizable hardware architectures; single array processor configuration; software configuration tool; systolic structures; video coder; video sequences; CMOS technology; Circuits; Computer architecture; Delay; Hardware; Motion estimation; Software tools; Throughput; Video coding; Video sequences;
Conference_Titel :
Signal Processing Systems, 2001 IEEE Workshop on
Conference_Location :
Antwerp
Print_ISBN :
0-7803-7145-3
DOI :
10.1109/SIPS.2001.957370