DocumentCode :
1653825
Title :
Design and implementation of a high-speed ATM host interface controller
Author :
Kim, Chan ; Jun, Jong-Arm ; Park, Yeoung-Ho ; Lee, Kyu-Ho ; Kim, Hyup-Jong
Author_Institution :
Electron. & Telecommun. Res. Inst., South Korea
fYear :
1998
Firstpage :
525
Lastpage :
528
Abstract :
The performance increase in computers and ATM networks together with emerging high bandwidth services has resulted in bottleneck at the host-network interfaces. This paper describes the design and implementation of an ATM host interface controller ASIC which relieves the host CPU from processing burdens by doing most of the SAR processing by hardware and also provides high performance. This NIC uses local memory to store control data as well as the received cells and it internally has STMI framer with clock recovery function. The ASIC is a single-chip solution for the implementation of high performance low-cost ATM network adapters for computers having PCI bus
Keywords :
asynchronous transfer mode; network interfaces; performance evaluation; ATM host interface controller ASIC; ATM networks; PCI bus; clock recovery function; high-speed ATM host interface controller; host-network interfaces; performance evaluation; Application specific integrated circuits; Clocks; Costs; Engines; Logic; Master-slave; Network interfaces; Physical layer; Synchronous digital hierarchy; Telecommunication control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Networking, 1998. (ICOIN-12) Proceedings., Twelfth International Conference on
Conference_Location :
Tokyo
Print_ISBN :
0-8186-7225-0
Type :
conf
DOI :
10.1109/ICOIN.1998.648440
Filename :
648440
Link To Document :
بازگشت