Title :
An hybrid architecture to detect transient faults in microprocessors: An experimental validation
Author :
Campagna, Salvatore ; Violante, Massimo
Author_Institution :
DAUIN, Polytech. of Turin, Torino, Italy
Abstract :
Due to performance issues commercial off the shelf components are becoming more and more appealing in application fields where fault tolerant computing is mandatory. As a result, to cope with the intrinsic unreliability of such components against certain fault types like those induced by ionizing radiations, cost-effective fault tolerant architectures are needed. In this paper we present an in-depth experimental evaluation of a hybrid architecture to detect transient faults affecting microprocessors. The architecture leverages an hypervisor-based task-level redundancy scheme that operates in conjunction with a custom-developed hardware module. The experimental evaluation shows that our lightweight redundancy scheme is able to effectively cope with malicious faults as those affecting the pipeline of a RISC microprocessor.
Keywords :
fault diagnosis; fault tolerant computing; integrated circuit reliability; microprocessor chips; transient analysis; RISC microprocessor chips; commercial off the shelf components; cost-effective fault tolerant architectures; custom-developed hardware module; fault tolerant computing; hybrid architecture in-depth experimental evaluation; hypervisor-based task-level redundancy scheme; ionizing radiations; lightweight redundancy scheme; transient fault detection; Computer architecture; Computers; Payloads; Pipelines; Program processors; Redundancy; Virtual machine monitors; tbd;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-2145-8
DOI :
10.1109/DATE.2012.6176590