Title :
Design of an intrinsically-linear double-VCO-based ADC with 2nd-order noise shaping
Author :
Gao, Peng ; Xing, Xinpeng ; Craninckx, Jan ; Gielen, Georges
Author_Institution :
ESAT-MICAS, Katholieke Univ. Leuven, Leuven, Belgium
Abstract :
This paper presents the modeling and design consideration of a time-based ADC architecture that uses VCOs in a high-linearity, 2nd-order noise-shaping delta-sigma ADC. Instead of driving the VCO by a continuous analog signal, which suffers from the nonlinearity problem of the VCO gain, the VCO is driven in an intrinsically linear way, by a time-domain PWM signal. The two discrete levels of the PWM waveform define only two operating points of the VCO, therefore guaranteeing linearity. In addition, the phase quantization error between two consecutive samples is generated by a phase detector and processed by a second VCO. Together with the output of the first VCO, a MASH 1-1 2nd-order noise-shaping VCO-based time-domain delta-sigma converter is obtained. Fabricated in 90 nm CMOS technology, the SFDR is larger than 67 dB without any calibration for a 20 MHz bandwidth.
Keywords :
CMOS integrated circuits; analogue-digital conversion; delta-sigma modulation; integrated circuit design; phase detectors; time-domain analysis; voltage-controlled oscillators; CMOS technology; MASH 1-1 2nd-order noise-shaping; PWM waveform; SFDR; VCO gain; VCO-based time-domain delta-sigma converter; bandwidth 20 MHz; calibration; continuous analog signal; delta-sigma ADC; intrinsically-linear double-VCO-based ADC design; phase detector generation; phase quantization error; size 90 nm; time-based ADC architecture; time-domain PWM signal; Delay; Modulation; Noise shaping; Quantization; Signal to noise ratio; Voltage-controlled oscillators; ADC; Asynchronous Delta-sigma Modulator; Deltasigma; Gate-ring VCO; time-domain;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-2145-8
DOI :
10.1109/DATE.2012.6176678