DocumentCode :
1657830
Title :
Evaluating template-based instruction compression on transport triggered architectures
Author :
Heikkinen, Jari ; Rantanen, Tommi ; Cilio, Andrea ; Takala, Jarmo ; Corporaal, Henk
Author_Institution :
Tampere Univ. Technol., Finland
fYear :
2003
Firstpage :
192
Lastpage :
195
Abstract :
Program code size has become a critical design constraint of embedded systems. Code compression is one of the approaches to reduce the program code size; it results in smaller memories and reduced cost of the chip. In this paper, a code compression method based on instruction templates has been used to improve the code density transport triggered architecture. Six applications taken from different application domains are used for benchmarking. The obtained results show significant improvements in code density.
Keywords :
data compression; instruction sets; microprocessor chips; parallel architectures; code compression; code density; design constraint; embedded system; instruction template; program code size; template-based instruction compression; transport triggered architecture; Costs; Digital signal processing; Embedded system; Encoding; Entropy; Multiprocessor interconnection networks; Process design; Sockets; Space exploration; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2003. Proceedings. The 3rd IEEE International Workshop on
Print_ISBN :
0-7695-1944-X
Type :
conf
DOI :
10.1109/IWSOC.2003.1213033
Filename :
1213033
Link To Document :
بازگشت