Title :
Giga-bit DRAM cells with low capacitance and low resistance bit-lines on buried MOSFETs and capacitors by using bonded SOI technology-reversed stacked capacitor (RSTC) cell
Author :
Nakamura, S. ; Horie, H. ; Asano, K. ; Nara, Y. ; Fukano, T. ; Sasaki, N.
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
Abstract :
This paper describes a reversed-stacked-capacitor (RSTC) cell for Giga-bit DRAMs, where a storage capacitor and a MOSFET are reversed by using chemical-mechanical-polishing (CMP) and bonded-SOI technology. The virtual flat surface at the bottom of the MOSFET is made into a real surface by polishing. The bit-lines and metal wirings are realized on the flat surface with low-aspect-ratio contact holes throughout the whole chip. This cell structure is suitable for not only Giga-bit DRAMs but also embedded DRAMs. A test memory array is fabricated with a 64 Mbit DRAM design rule. Both capacitance and resistance of bit-lines decreased by a factor of two with this RSTC cell compared to the conventional shielded-bit-line STC cells. The bit-lines are placed far from word-lines and cell-capacitors. The bit-lines are made of low resistivity materials after all the high-temperature processes have been finished
Keywords :
DRAM chips; MOS memory circuits; capacitance; polishing; silicon-on-insulator; wafer bonding; 1 Gbit; 64 Mbit; CMP process; bonded SOI technology; buried MOSFETs; chemical-mechanical-polishing process; dynamic RAM; embedded DRAMs; giga-bit DRAM cells; low capacitance bit-lines; low resistance bit-lines; low-aspect-ratio contact holes; memory array; reversed-stacked-capacitor cell; storage capacitor; Bonding; Capacitance; Capacitors; Chemical technology; Conductivity; MOSFET circuits; Random access memory; Surface resistance; Testing; Wiring;
Conference_Titel :
Electron Devices Meeting, 1995. IEDM '95., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2700-4
DOI :
10.1109/IEDM.1995.499359