Title :
Design of low-power domino circuits using multiple supply voltages
Author :
Shieh, Shang-Jyh ; Wang, Jinn-Shyan
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chia-Yi, Taiwan
fDate :
6/23/1905 12:00:00 AM
Abstract :
Dynamic logic circuits and especially the well studied domino CMOS circuits are favorable for implementing high-speed circuits. In the hope of reducing the power consumption besides achieving high speed, the effectiveness of applying the voltage scaling technique to the cell-based domino circuits is investigated in this work. A modified domino circuit with a contention-alleviated static keeper is proposed to improve the operating speed when the domino circuit is driven by a low-swing signal. A domino cell library and a cell-based design flow invoking the voltage scaling technique and the gate resizing technique have been developed. Experiments have been performed on the ISCAS´85 benchmark circuits, and the results show that almost 50% power reduction can be achieved even when the operating speed is kept unchanged
Keywords :
CMOS logic circuits; high-speed integrated circuits; integrated circuit design; logic CAD; low-power electronics; ISCAS´85 benchmark circuits; cell-based design flow; contention-alleviated static keeper; domino CMOS circuits; domino cell library; gate resizing technique; high-speed circuits; low-power domino circuit design; low-swing signal; multiple supply voltages; operating speed; power consumption reduction; voltage scaling technique; Adders; Arithmetic; CMOS logic circuits; Capacitance; Circuit synthesis; Decoding; Dynamic voltage scaling; Energy consumption; Libraries; Logic circuits;
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
DOI :
10.1109/ICECS.2001.957574