DocumentCode :
1659236
Title :
MSB steps calibration algorithm for a pipelined ADC
Author :
Kosonen, Paavo J. ; Suhonen, Tero T.
Author_Institution :
Nokia Res. Center, Helsinki, Finland
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
853
Abstract :
A calibration algorithm that reduces differential nonlinearity errors in a pipelined ADC is described. NC most significant bits are calibrated. The errors at the decision levels related to NC bits are measured during a calibration cycle. The measurement is done by connecting analog input voltages, which are substantially the same as these decision levels, to the input of the ADC. Correction terms are calculated and stored into a RAM based on these errors. During the conversion, the correction terms are added to the raw output code of the ADC. The calibration does not slow down the ADC and only small modifications are needed to the logic of the pipeline stages that are to be calibrated to utilize this calibration algorithm. In addition to these modifications, three memories and some logic circuitry are needed
Keywords :
analogue-digital conversion; calibration; error analysis; error correction; logic circuits; pipeline processing; random-access storage; ADC input; ADC raw output code; MSB steps calibration algorithm; RAM storage; analog input voltages; calibration algorithm; calibration cycle; correction terms; decision level errors; decision levels; differential nonlinearity errors; error measurement; logic circuitry; memories; most significant bit calibration; pipeline stage logic; pipelined ADC; Calibration; Capacitors; Control systems; Costs; Delay; Energy consumption; Joining processes; Logic; Read only memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
Type :
conf
DOI :
10.1109/ICECS.2001.957608
Filename :
957608
Link To Document :
بازگشت