DocumentCode :
1660058
Title :
Optimization of phase noise in a PLL circuit design
Author :
Sood, Nupur ; Sen, Pinaki
Author_Institution :
Defence Electron. Applic. Lab., DRDO, India
fYear :
2012
Firstpage :
1
Lastpage :
5
Abstract :
The paper describes the effect of using different reference oscillator frequencies in a PLL circuit. Driving the PLL circuit with reference oscillator at different frequencies results in varied phase noise performance. The objective is to find out the reference frequencies along with other related parameters at different conditions thus yielding minimized spurs and optimal phase noise of the PLL system. The results can provide a guideline on the oscillator frequency selection resulting in improvising the phase noise characteristics of the PLL system along with its trade-off with the minimization of reference spurs.
Keywords :
circuit optimisation; oscillators; phase locked loops; phase noise; PLL circuit design; optimal phase noise; oscillator frequency selection; phase noise optimization; phase noise performance; reference oscillator frequencies; reference spur minimization; Bandwidth; Detectors; Phase frequency detector; Phase locked loops; Phase noise; Reference frequency (Fref); loop bandwidth (BW); optimization; phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications (NCC), 2012 National Conference on
Conference_Location :
Kharagpur
Print_ISBN :
978-1-4673-0815-1
Type :
conf
DOI :
10.1109/NCC.2012.6176817
Filename :
6176817
Link To Document :
بازگشت