DocumentCode :
1660247
Title :
Failure factor based yield enhancement for SRAM designs
Author :
Hsing, Yu-Tsao ; Wang, Chih-Wea ; Wu, Ching-Wei ; Huang, Chih-Tsun ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2004
Firstpage :
20
Lastpage :
28
Abstract :
With increasing chip density, semiconductor memory yield improvement is becoming a task that can only be done collaboratively by test engineers, product engineers, process engineers, and circuit designers. Design-for-manufacturability (DFM) and design-for-yield (DFY) methodologies have an increasing impact on the yield learning of modem silicon chips. However, a major part of a system chip is typically occupied by memories, which dominate the yield of the chip. During chip integration, it is important that we pick the right design of memory cores that will maximize the yield under the specific process technology chosen. Traditionally, yield prediction is only based on layout and defect statistics. In this paper, we propose to estimate the yield with a failure factor. We thus develop a memory failure factor analyzer (FFA), based on that, we can select the memory design that is more suitable for the given process technology. Experimental results show that we can efficiently evaluate the yields of different memory designs for the same specification, so that the most robust one, that results in the highest yield, can be selected.
Keywords :
SRAM chips; design for manufacture; failure analysis; integrated circuit design; integrated circuit yield; DFM; DFY; FFA; SRAM design; chip integration; defect statistics; design-for-manufacturability; design-for-yield; failure factor based yield enhancement; layout statistics; memory cores; memory failure factor analysis system; memory failure factor analyzer; process technology; semiconductor memory yield improvement; system chip memories; yield prediction; Circuit testing; Collaboration; Design engineering; Design for manufacture; Design methodology; Modems; Random access memory; Semiconductor device testing; Semiconductor memory; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2004. DFT 2004. Proceedings. 19th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2241-6
Type :
conf
DOI :
10.1109/DFTVS.2004.1347821
Filename :
1347821
Link To Document :
بازگشت