DocumentCode :
1660256
Title :
Demonstration of speed enhancements on an industrial circuit through application of non-zero clock skew scheduling
Author :
Velenis, Dimitrios ; Tang, Kevin ; Kourtev, Ivan S. ; Adler, Victor ; Baez, Franklin ; Friedman, Eby G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rochester Univ., NY, USA
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
1021
Abstract :
A demonstration of the application of non-zero clock skew scheduling to enhance the speed characteristics of several functional unit blocks in a high performance processor is presented. It is shown that non-zero clock skew scheduling can improve circuit performance while relaxing the strict timing constraints of the critical data paths within a high speed system. A software tool implementing a non-zero clock skew scheduling algorithm is described together with a methodology that generates the required clock signal delays by replacing clock buffers from predesigned cell libraries. Timing margin improvements of up to 18% are achieved through the application of non-zero clock skew scheduling in certain functional blocks of an industrial high performance microprocessor
Keywords :
delays; microprocessor chips; processor scheduling; timing; clock signal delays; critical data paths; functional blocks; high performance processor; high speed system; industrial circuit; industrial microprocessor; nonzero clock skew scheduling algorithm; software tool implementation; speed enhancements; timing constraints relaxation; timing margin improvements; Circuit optimization; Clocks; Delay; Job shop scheduling; Processor scheduling; Scheduling algorithm; Signal generators; Software libraries; Software tools; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
Type :
conf
DOI :
10.1109/ICECS.2001.957650
Filename :
957650
Link To Document :
بازگشت