DocumentCode :
1660466
Title :
MPEG-4 video encoder based on DSP-FPGA techniques
Author :
Niu, Jianwei ; Rui Fie ; Hu, Jianping
Author_Institution :
Sch. of Comput. Sci. & Eng., Beihang Univ., Beijing, China
Volume :
1
fYear :
2005
Firstpage :
518
Abstract :
With the development of video encoding techniques, video compression algorithms become more complicated. A real-time high resolution video encoder cannot be implemented with a single CPU or DSP. We design and implement a MPEG-4 video encoder based on coordinated DSP-FPGA techniques. The FPGA module takes the tasks of video acquisition, YUV separation and data I/O functions, while the DSP is dedicated for video compression. We optimize the data flow scheme of the MPEG-4 video compression to utilize the DSP´s on-chip memory. A MB (macro block) type judging algorithm is proposed based on MB´s space complexity. It effectively reduces the computational complexity of the video compression. The experimental results indicate that our MPEG-4 video encoder implementation can encode 39.2 fps in CIF resolution.
Keywords :
code standards; computational complexity; data compression; digital signal processing chips; field programmable gate arrays; image resolution; video coding; CIF resolution; DSP-FPGA techniques; MPEG-4 video encoder; YUV separation; data I/O functions; macro block type judging algorithm; on-chip memory; real-time high resolution video encoder; reduced computational complexity; space complexity; video acquisition; video compression; video encoding; Computer science; Digital signal processing; Field programmable gate arrays; Helium; Internet; MPEG 4 Standard; SDRAM; Signal resolution; Video compression; Videoconference;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2005. Proceedings. 2005 International Conference on
Print_ISBN :
0-7803-9015-6
Type :
conf
DOI :
10.1109/ICCCAS.2005.1493462
Filename :
1493462
Link To Document :
بازگشت