DocumentCode :
1660961
Title :
Improving FPGA routing architectures using architecture and CAD interactions
Author :
Tseng, Benjamin ; Rose, Jonathan ; Brown, Stephen
Author_Institution :
Dept. of Electr. Eng., Toronto Univ., Ont., Canada
fYear :
1992
Firstpage :
99
Lastpage :
104
Abstract :
The interactions between the CAD tools that are used to configure the routing resources of a field-programmable gate array (FPGA) and the design of the routing architecture itself are examined. Such an understanding is used to determine where to reduce the number of routing switches in the FPGA while maintaining routability. Experiments are used to study a switch block that was previously thought to have unacceptably low flexibility. It is shown that the performance of this switch block can be improved by adapting the global router to require less flexibility in the architecture, and by careful placement of physical pins on the logic blocks. It is demonstrated that the fewest routing switches are required when each logical pin appears on only one side of the logic cell rather than two or more
Keywords :
circuit layout CAD; logic arrays; CAD tools; field-programmable gate array; physical pins; routing architecture; routing resources; routing switches; switch block; Design automation; Field programmable gate arrays; Logic arrays; Logic circuits; Pins; Programmable logic arrays; Routing; Switches; Switching circuits; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
Type :
conf
DOI :
10.1109/ICCD.1992.276198
Filename :
276198
Link To Document :
بازگشت