Title :
IC HTOL test stress condition optimization
Author :
Peng, Brian ; Chen, Ing-Yi ; Kuo, Sy-Yen ; Bolger, Colin
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
HTOL (high temperature operation life) test is used to determine the effects of bias and temperature stress conditions on solid-state devices over time. It simulates the devices´ operating condition in an accelerated manner, and is primarily for device reliability evaluation. This paper addresses an SA (simulated annealing) method used for the HTOL test stress condition decision-making that is an optimization problem. The goal is to reduce the resources for the HTOL test, hardware or time, under reliability constraints. The theory of the reliability statistical model and the SA algorithm are presented. In our optimization algorithm, we need to calculate the accurate HTOL stressed power for the next optimization loop since the Vs (stressed voltage) that is optimized will affect not only Afv (voltage acceleration factor) but also Aft (thermal acceleration factor). A curve-fitting algorithm is applied to get reasonable accelerated factors and reliability calculations. The model selection process and statistical analysis of fitted data by different models are also presented. Experimental results with different stress condition priorities and different user settings are given to demonstrate the effectiveness of our approach.
Keywords :
ULSI; circuit optimisation; curve fitting; high-temperature techniques; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; life testing; simulated annealing; statistical analysis; thermal stresses; HTOL hardware; HTOL stressed power; HTOL test stress condition decision-making; IC HTOL test stress condition optimization; SA method; ULSI technology; bias effects; curve-fitting algorithm; device operating conditions; device reliability evaluation; fitted data; high temperature operation life test; model selection process; optimization loop; optimization problem; reasonable accelerated factors; reliability calculations; reliability constraints; reliability statistic model; simulated annealing; solid-state devices; statistical analysis; stress condition priorities; stressed voltage; temperature stress conditions; thermal acceleration factor; user settings; voltage acceleration factor; Acceleration; Decision making; Integrated circuit testing; Life testing; Optimization methods; Simulated annealing; Solid state circuits; Temperature; Thermal stresses; Voltage;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2004. DFT 2004. Proceedings. 19th IEEE International Symposium on
Print_ISBN :
0-7695-2241-6
DOI :
10.1109/DFTVS.2004.1347849