• DocumentCode
    166118
  • Title

    Low power divider using vedic mathematics

  • Author

    Kishor, D.R. ; Kanchana Bhaaskaran, V.S.

  • Author_Institution
    Sch. of Electron. & Commun., VIT Chennai, Chennai, India
  • fYear
    2014
  • fDate
    24-27 Sept. 2014
  • Firstpage
    575
  • Lastpage
    580
  • Abstract
    Divider is an inevitable and basic hardware module employed in advanced and high speed digital signal processing (DSP) units of high precision. It is widely used in radar technology, communication, industrial control systems and linear predictive coding (LPC) algorithms in speech processing. This paper proposes a fast, low power and cost effective architecture of a divider using the ancient Indian Vedic division algorithm. The merits of the proposed architecture are proved by comparing the gate count, power consumption and delay against the conventional divider architectures. The validation of the proposed architecture has resulted in 52.93 percent reduction in power dissipation against comparison with conventional divider using repeated subtraction. The designs were implemented using industry standard Cadence® software using 45nm technology library. The design has been validated on FPGA Spartan-3E kit. The validation results show appreciable reduction in circuit latency and in Look-Up-Table (LUT) utilization using proposed Vedic divider than the conventional divider.
  • Keywords
    delay circuits; digital arithmetic; digital signal processing chips; dividing circuits; field programmable gate arrays; logic design; low-power electronics; power aware computing; FPGA Spartan-3E kit; Indian Vedic division algorithm; LUT utilization; Vedic mathematics; circuit latency reduction; delay; divider architecture; gate count; hardware module; high speed DSP units; high speed digital signal processing units; industry standard Cadence software; look-up-table utilization; low power divider; power consumption; power dissipation; repeated subtraction; Algorithm design and analysis; Arrays; Delays; Hardware; Signal processing algorithms; Arithmetic Circuits; Divider Circuit; Division by Subtraction; Vedic divider;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Advances in Computing, Communications and Informatics (ICACCI, 2014 International Conference on
  • Conference_Location
    New Delhi
  • Print_ISBN
    978-1-4799-3078-4
  • Type

    conf

  • DOI
    10.1109/ICACCI.2014.6968436
  • Filename
    6968436