DocumentCode :
166126
Title :
Directory based cache coherence modeller in multiprocessors: Medium insight
Author :
Arora, Hitesh ; Mukherjee, Rohan ; Bej, Abhijit ; Adak, Hillol
Author_Institution :
Sch. of Comput. Sci. & Eng., VIT Univ., Vellore, India
fYear :
2014
fDate :
24-27 Sept. 2014
Firstpage :
2611
Lastpage :
2617
Abstract :
In a multiprocessor scenario, cache coherency problem is arisen when there is no data consistency between the private caches and the main memory. The key design aspect for efficient multiprocessor systems is a scalable cache coherence protocol. Directory based approach is used for large scale distributed networks and is seen as a scalable substitute to CMP design, but with the increase in the number of the on-chip cores, the directory based protocol is not scalable beyond a specified number of cores. We inspect several conventional and NUCA based directory protocols like Sparse, Duplicate tag-based and Full map directory protocol and analyze some novel cache coherence protocols intended for multi-core processors. Finally, we suggest a design prototype for a scalable directory based coherence protocol for optimal performance.
Keywords :
cache storage; multiprocessing systems; protocols; CMP design; Medium Insight; cache coherency problem; data consistency; directory based cache coherence modeller; duplicate tag-based protocol; full map directory protocol; multicore processors; multiprocessor scenario; multiprocessor system; private cache; scalable cache coherence protocol; sparse protocol; Coherence; Educational institutions; Multicore processing; Organizations; Protocols; Standards organizations; cache coherence protocol; directory design schemes; hierarchical directory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Computing, Communications and Informatics (ICACCI, 2014 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4799-3078-4
Type :
conf
DOI :
10.1109/ICACCI.2014.6968444
Filename :
6968444
Link To Document :
بازگشت