DocumentCode :
1661501
Title :
A 1.2V 23nm 6F2 4Gb DDR3 SDRAM with local-bitline sense amplifier, hybrid LIO sense amplifier and dummy-less array architecture
Author :
Lim, Kyu-Nam ; Jang, Woong-Ju ; Won, Hyung-Sik ; Lee, Kang-Yeol ; Kim, Hyungsoo ; Kim, Dong-Whee ; Cho, Mi-Hyun ; Kim, Seung-Lo ; Kang, Jong-Ho ; Park, Keun-Woo ; Jeong, Byung-Tae
Author_Institution :
Hynix Semicond., Icheon, South Korea
fYear :
2012
Firstpage :
42
Lastpage :
44
Abstract :
We present a sensing scheme with local bitline sense amplifier (L-BLSA) for sub-1V DRAM core operation, which activates a low-Vt latch locally in time, the same as [1] but shares a common ground with a high-Vt latch. Hybrid LIO sense amplifier (H-LSA) is developed for robust LIO read operation at low voltage and high clock frequency. In order to reduce the die area, we develop a dummy-less 6F2 array architecture with no edge dummy array. These schemes are employed in a 1.2V 23nm 6F2 4Gb DDR3 SDRAM.
Keywords :
DRAM chips; amplifiers; low-power electronics; read-only storage; DDR3 SDRAM; DRAM core operation; H-LSA; dummy-less 6F2 array architecture; dummy-less array architecture; edge dummy array; high clock frequency; hybrid LIO sense amplifier; local-bitline sense amplifier; low voltage; memory size 4 GByte; robust LIO read operation; size 23 nm; voltage 1.2 V; Arrays; Capacitance; Couplings; Random access memory; Sensors; Solids;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6176870
Filename :
6176870
Link To Document :
بازگشت