DocumentCode :
1662118
Title :
Power-aware deterministic block allocation for low-power way-selective cache structure
Author :
Park, Jung-Wook ; Park, Gi-Ho ; Park, Sung-Bae ; Kim, Shin-Dug
Author_Institution :
Yonsei Univ., Seoul, South Korea
fYear :
2004
Firstpage :
42
Lastpage :
47
Abstract :
This paper proposes a power-aware cache block allocation algorithm for the way-selective set-associative cache on embedded systems to reduce energy consumption without additional delay or performance degradation. For this goal, way selection logic and specialized replacement policy are designed to enable only one way of set-associative cache as in the direct-mapped cache. Overall cache access time becomes almost the same as that of a conventional set associative cache with accessing additional way selection logic. Because data array can be accessed without waiting for tag comparison, multiplexer delay can be removed totally. The simulation result shows that the proposed architecture can reduce a per access power consumption by 59% over conventional set-associative caches with average 0.06% of negligible performance loss.
Keywords :
cache storage; content-addressable storage; embedded systems; low-power electronics; cache access time; direct mapped cache; embedded systems; energy consumption; low power way selective cache structure; power aware cache block allocation algorithm; power consumption; way selection logic; way selective set associative cache; Added delay; Cache memory; Degradation; Embedded system; Energy consumption; Energy efficiency; Large scale integration; Logic design; Multiplexing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2004. ICCD 2004. Proceedings. IEEE International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2231-9
Type :
conf
DOI :
10.1109/ICCD.2004.1347896
Filename :
1347896
Link To Document :
بازگشت