Title :
A source-synchronous 90Gb/s capacitively driven serial on-chip link over 6mm in 65nm CMOS
Author :
Walter, Dennis ; Höppner, Sebastian ; Eisenreich, Holger ; Ellguth, Georg ; Henker, Stephan ; Hänzsche, Stefan ; Schüffny, René ; Winter, Markus ; Fettweis, Gerhard
Author_Institution :
Tech. Univ. Dresden, Dresden, Germany
Abstract :
While continued scaling of feature sizes allows for an ever increasing number of cores in modern MPSoCs, power reduction and meeting on-chip bandwidth requirements are pressing concerns. Energy efficiency can be increased by per-core dynamic voltage and frequency scaling (DVFS) and by employing a globally-asynchronous, locally-synchronous (GALS) system architecture in which distribution of a synchronous high-speed clock is not required. For global on-chip communication this presents major challenges due to the need for reliable data synchronization, high bandwidth requirements and speed limiting RC effects on long wires. It has been shown recently that low-swing differential on-chip links provide highest bandwidth, low energy-per-bit and uninterrupted transfers over lengths up to 10mm [1-3, 6]. Capacitively-driven links are promising because of their built-in pre-emphasis thereby countervailing the low-pass behavior of long on-chip wires [1, 4-5]. However, all of these existing implementations focus mainly on the transmission line itself. The capacitively-driven links are not able to forward a stoppable clock signal as there is no well defined differential DC level on the wires with no data or clock activity. In addition, clocking is not reported [5] or fully synchronous, which means a high-speed clock must be distributed globally on-chip. This work provides a solution for capacitively-driven links with a parallel DC resistive divider to allow forwarded clocking with complete gating capability.
Keywords :
CMOS integrated circuits; asynchronous circuits; clocks; dividing circuits; system-on-chip; CMOS; DVFS; GALS system architecture; bit rate 90 Gbit/s; capacitively-driven links; dynamic voltage frequency scaling; energy efficiency; forwarded clocking; gating capability; globally-asynchronous locally-synchronous system architecture; parallel DC resistive divider; size 65 nm; source-synchronous capacitively driven serial on-chip link; Capacitance; Clocks; Integrated circuit interconnections; Logic gates; Synchronization; System-on-a-chip; Transmission line measurements;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6176902