DocumentCode :
1663567
Title :
Evaluating techniques for exploiting instruction slack
Author :
Chin, Yau ; Sheu, John ; Brooks, David
Author_Institution :
Div. of Eng. & Appl. Sci., Harvard Univ., USA
fYear :
2004
Firstpage :
375
Lastpage :
378
Abstract :
In many workloads, 25% to 50% of instructions have slack allowing them to be delayed without impacting performance. To exploit this slack, processors may implement more power-efficient, longer latency pipelines or provide dynamically scaled pipelines using multiple clock domains. Issuing instructions with slack to slower pipelines can result in substantial power savings, with minimal performance loss. Considering both dynamic and static power dissipation, we found that by using longer latency pipelines the power of functional unit pipelines decreases by 20% to 55% with a performance impact of 0% to 3% for SPEC2000 and MediaBench workloads. Dynamic scaling reduces the performance loss in intense multimedia workloads by up to 2%, but achieves lower power savings.
Keywords :
dynamic scheduling; instruction sets; pipeline processing; processor scheduling; MediaBench workloads; SPEC2000 workloads; dynamic power dissipation; dynamic scheduling; instruction slack; longer latency pipelines; multimedia workloads; multiple clock domains; processor scheduling; static power dissipation; Circuits; Clocks; Delay; Dynamic voltage scaling; Frequency; Microprocessors; Performance loss; Pipelines; Power dissipation; Processor scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2004. ICCD 2004. Proceedings. IEEE International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2231-9
Type :
conf
DOI :
10.1109/ICCD.2004.1347949
Filename :
1347949
Link To Document :
بازگشت