DocumentCode :
1663679
Title :
Impact of layout pickups to ESD robustness of MOS transistors in sub 100-nm CMOS process
Author :
Ker, Ming-Dou ; Wen, Yong-Ru ; Chen, Wen-Vi ; Lin, Chun-Yu
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2010
Firstpage :
100
Lastpage :
103
Abstract :
Electrostatic discharge (ESD) is an inevitable event in CMOS integrated circuits. Layout structure is one of the important factors that affect ESD robustness of MOS transistors. In this work, the impact of inserting additional layout pickups to ESD robustness of both multi-finger NMOS and PMOS transistors has been studied in a 90-nm CMOS process. Measurement results have shown that multi-finger MOS transistors without additional pickup inserted into their source regions can sustain a higher ESD protection level at the same effective device dimension.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit design; CMOS integrated circuits; ESD robustness; NMOS transistors; PMOS transistors; eectrostatic discharge; layout pickups; CMOS integrated circuits; Electrostatic discharge; Robustness; Substrates; electrostatic discharge (ESD); pickup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2010 International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4244-6693-1
Type :
conf
DOI :
10.1109/ISNE.2010.5669188
Filename :
5669188
Link To Document :
بازگشت