Title :
Library mapping of CMOS-switch-level-circuits by extraction of isomorphic subgraphs
Author :
Holz, Ursula Wester ; Vierhaus, H.T.
Author_Institution :
GMD/SET, St. Augustin, Germany
Abstract :
The theoretical background required for a novel approach in the automatic layout generation for CMOS complex gates is described. This approach is directed at the automatic synthesis of complex gate structures using optimized substructures. The focus is on the efficient detection of subgraphs representing existing floorplans of subcells from larger graphs representing complex gates. The data structures and algorithms of the derived program are based on the mathematical description of CMOS switch-level circuits. The foundation of the graph model, called a multiplace graph, is presented in a novel and extended version
Keywords :
CMOS integrated circuits; circuit layout CAD; data structures; CMOS-switch-level-circuits; automatic layout generation; data structures; graph model; isomorphic subgraphs; multiplace graph; Automatic test pattern generation; Circuit faults; Circuit synthesis; Circuit testing; Geometry; Integrated circuit interconnections; Libraries; Semiconductor device modeling; Statistics; Switching circuits;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-3110-4
DOI :
10.1109/ICCD.1992.276318