Title :
A 20mW 61dB SNDR (60MHz BW) 1b 3rd-order continuous-time delta-sigma modulator clocked at 6GHz in 45nm CMOS
Author :
Srinivasan, Venkatesh ; Wang, Victoria ; Satarzadeh, Patrick ; Haroun, Baher ; Corsi, Marco
Author_Institution :
Texas Instrum., Dallas, TX, USA
Abstract :
Continuous-Time ΔΣ Modulators are a popular architecture choice for ADCs in deep-submicron processes [1-4]. The maximum sampling rate is set by Excess Loop Delay (ELD) considerations. ELD comprises the comparator latency, feedback DAC delay (DEM delay etc.) and any additional delay due to parasitics. For a wideband 1b modulator clocking at high speeds (multi-GHz), the key challenge is modulator stability due to large ELD set by comparator speed limitations and integrator parasitic poles. This paper describes circuit techniques to minimize ELD and a compensation scheme that ensures modulator stability given a 1-clock-period ELD. These techniques have enabled the design of a 3rd-order 1b modulator clocked at 6GHz in 45nm CMOS.
Keywords :
CMOS integrated circuits; delta-sigma modulation; 1-clock-period ELD; 3rd-order continuous-time delta-sigma modulator; CMOS; comparator latency; continuous-time ΔΣ modulators; deep-submicron processes; excess loop delay; feedback DAC delay; frequency 6 GHz; integrator parasitic poles; modulator stability; size 45 nm; wideband 1b modulator; Clocks; Delay; Finite impulse response filter; Latches; Modulation; Noise; Switches;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6176958