DocumentCode
1664048
Title
An efficient logic emulation system
Author
Butts, Michael ; Batcheller, Jon ; Varghese, Joseph
Author_Institution
Mento Graphics Corp., Wilsonville, OR, USA
fYear
1992
Firstpage
138
Lastpage
141
Abstract
The Realizer, a system which automatically configures a network of field-programmable gate arrays (FPGAs) to implement large digital logic designs, is presented. Logic and interconnect are separated to achieve optimum FPGA utilization. The interconnection architecture, called the partial crossbar, greatly reduces system-level placement and routing complexity, achieves bounded interconnect delay, scales linearly with pin count, and allows hierarchical expansion to systems with hundreds or thousands of FPGA devices in a fast and uniform way. An actual multiboard system has been built, using 42 XC3090 FPGAs for logic. A 32-b CPU datapath has been automatically realized and operated at speed, and demonstrates very good FPGA utilization
Keywords
circuit layout CAD; computational complexity; logic arrays; logic design; 32-b CPU datapath; Realizer; XC3090; bounded interconnect delay; field-programmable gate arrays; interconnect; large digital logic designs; logic emulation system; multiboard system; partial crossbar; pin count; routing complexity; system-level placement; Computer architecture; Emulation; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Logic arrays; Logic circuits; Logic design; Logic devices; Pins;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Design: VLSI in Computers and Processors, 1992. ICCD '92. Proceedings, IEEE 1992 International Conference on
Conference_Location
Cambridge, MA
Print_ISBN
0-8186-3110-4
Type
conf
DOI
10.1109/ICCD.1992.276356
Filename
276356
Link To Document