Title :
Purely-digital versus mixed-signal self-calibration techniques in high-resolution pipeline ADCs
Author :
Goes, J. ; Paulino, N. ; Figueiredo, M. ; Santin, E. ; Rodrigues, M. ; Faria, P. ; Vaz, B. ; Monteiro, R.
Author_Institution :
Dept. of Electr. Eng., Univ. Nova de Lisboa (UNL), Caparica, Portugal
Abstract :
This paper describes and compares some of the most energy and area efficient self-calibration techniques reported over the past years. Additional techniques used to further improve power dissipation are briefly described as well. A robust mixed-signal self-calibration technique is proposed, in which, the multi-bit first stage in the ADC is calibrated without requiring any modifications, as long as the ideal conversion characteristic of this stage is known. A novel Gaussian Noise Generator is used as the input analog stimulus and, on the digital side, the calibration algorithm does not require explicit multiplications, which greatly simplifies the digital circuitry. Experimental measurements of a 13-bit ADC fabricated in 90 nm CMOS, after calibration and at 40 MS/s, show that the SFDR is improved by over 14 dB (to 84 dB), the THD is improved by over 10 dB (to -80 dB), achieving a peak ENOB of 11.3 bits for a 10 MHz input and with a 1.2 V power supply.
Keywords :
CMOS analogue integrated circuits; CMOS digital integrated circuits; Gaussian noise; analogue-digital conversion; calibration; low-power electronics; mixed analogue-digital integrated circuits; pipeline processing; CMOS; Gaussian noise generator; analog-to-digital converter; digital circuitry; energy efficient self-calibration technique; frequency 10 MHz; high-resolution pipeline ADC; mixed-signal self-calibration technique; power dissipation; size 90 nm; voltage 1.2 V; word length 13 bit; Accuracy; Calibration; Capacitors; Gain; Noise; Pipelines; Redundancy;
Conference_Titel :
NORCHIP, 2010
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8972-5
Electronic_ISBN :
978-1-4244-8971-8
DOI :
10.1109/NORCHIP.2010.5669424