Title :
A 2Gpixel/s H.264/AVC HP/MVC video decoder chip for Super Hi-Vision and 3DTV/FTV applications
Author :
Zhou, Dajiang ; Zhou, Jinjia ; Zhu, Jiayi ; Liu, Peilin ; Goto, Satoshi
Author_Institution :
Waseda Univ., Kitakyushu, Japan
Abstract :
8K×4K Super Hi-Vision (SHV) offers a significantly enhanced visual experience relative to 1080p, and is on its way to being the next digital TV standard. In addition, advanced 3DTV specifications involving a large number of camera views are targeted by emerging applications such as free-viewpoint TV (FTV). This paper presents a single-chip design that supports real-time H.264 decoding of SHV or up to 32 HD views. The design of the chip involved 3 key challenges: 1) Data dependencies of video coding algorithms restrict the degree of hardware parallelism. For SHV, each macroblock (MB) should be processed in less than 40 cycles at 300MHz, which is difficult to meet with a single pipeline; 2) due to the massive design and verification effort for video decoders, a scalable architecture that allows the maximum reuse of existing IP is desirable; and 3) the DRAM bandwidth requirements are always a bottleneck in high-throughput video decoders.
Keywords :
data compression; decoding; three-dimensional television; video coding; 3DTV-FTV applications; DRAM bandwidth requirements; H.264 decoding; H.264-AVC HP-MVC video decoder; SHV; digital TV standard; free-viewpoint TV; frequency 300 MHz; high-throughput video decoders; single-chip design; super hi-vision applications; video coding algorithms; Bandwidth; Decoding; Parallel processing; Random access memory; Real time systems; Streaming media; System-on-a-chip;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6176985