DocumentCode :
1664781
Title :
An analysis of designing 2D/3D chip multiprocessor wit different cache architecture
Author :
Xu, Thomas Canhao ; Guang, Liang ; Yin, Alexander Wei ; Yang, Bo ; Liljeberg, Pasi ; Tenhunen, Hannu
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turku, Finland
fYear :
2010
Firstpage :
1
Lastpage :
6
Abstract :
Network-on-Chip (NoC) has become a widely accepted on-chip communication architecture which provides a promising solution to integrate a large number of components on a single chip. However, with the increasingly higher performance demands for on-chip systems, NoCs are facing several critical challenges such as wire delay and power consumption. Therefore, in this paper, we explore different cache architecture designs in 2D/3D NoC architectures. Integrated core/cache and split and wire delay. We present benchmark results using a cycle accurate full system simulator. Experiments show that, by using the proposed 3D NoC architecture, compared with the integrated core/cache design, the average network latency and average link utilization are reduced by 5.01% and 26.07% respectively.
Keywords :
cache storage; multiprocessing systems; network-on-chip; 2D NoC architecture; 3D NoC architecture; cache architecture; chip multiprocessor; network-on-chip; Adaptation model; Analytical models; Delay; Heating; Three dimensional displays; Time frequency analysis; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2010
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8972-5
Electronic_ISBN :
978-1-4244-8971-8
Type :
conf
DOI :
10.1109/NORCHIP.2010.5669433
Filename :
5669433
Link To Document :
بازگشت