Title :
A low power analog channel decoder for Ultra Portable Devices in 65 nm technology
Author :
Meraji, Reza ; Anderson, John B. ; Sjöland, Henrik ; Öwall, Viktor
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
Abstract :
This paper presents the architecture and the corresponding simulation results for a digitally interfaced ultra-low power extended Hamming decoder implemented in analog integrated circuitry. ST´s 65nm low power CMOS design library was used to simulate the complete decoder including a serial input digital interface, an analog decoding core and a serial output digital interface. The simulated bit error rate (BER) performance of the decoder is presented and compared to the ideal performance of the Hamming code. Transistor-level simulation results show that an ultra low power, high throughput Hamming decoder up to 2.5 Mb/s can be implemented using analog circuitry working in sub-threshold (sub-VT) region with a total power consumption below 40 μW. The decoder consumes less than 16 μW when a lower throughput of 250 kb/s is desired.
Keywords :
CMOS integrated circuits; Hamming codes; channel coding; decoding; Hamming code; Hamming decoder; analog decoding core; analog integrated circuitry; bit error rate; low power CMOS design library; low power analog channel decoder; serial output digital interface; size 65 nm; ultra portable devices; Bit error rate; CMOS integrated circuits; Decoding; Iterative decoding; Power demand; Receivers; Transistors;
Conference_Titel :
NORCHIP, 2010
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8972-5
Electronic_ISBN :
978-1-4244-8971-8
DOI :
10.1109/NORCHIP.2010.5669443