DocumentCode :
1665058
Title :
HW/SW codesign of the MPEG-2 video decoder
Author :
Verderber, Matjaz ; Zemva, Andrej ; Trost, Andrej
Author_Institution :
Fac. of Electr. Eng., Ljubljana Univ., Slovenia
fYear :
2003
Abstract :
In this paper, we propose an optimized real-time MPEG-2 video decoder. The decoder has been implemented in one FPGA device as a HW/SW partitioned system. We made timing power-consumption analysis and optimization of the MPEG-2 decoder. On the basis of the achieved results, we decided on hardware implementation of the IDCT and VLD algorithms. The remaining parts were realized in software with a 32-bit RISC processor. The MPEG-2 decoder (RISC processor, IDCT core, VLD core) has been described in high-level Verilog/VHDL hardware description language and implemented in Virtex 1600E FPGA. Finally, the decoder has been tested on an industrial prototyping board.
Keywords :
code standards; decoding; discrete cosine transforms; field programmable gate arrays; hardware description languages; hardware-software codesign; power consumption; real-time systems; reduced instruction set computing; transform coding; video coding; 32-bit RISC processor; HW/SW codesign; IDCT algorithm; MPEG-2 video decoder; VHDL; VLD algorithm; Verilog; Virtex 1600E FPGA; hardware description language; hardware implementation; optimization; real-time video decoder; timing power-consumption analysis; Decoding; Field programmable gate arrays; Hardware design languages; Image coding; Quantization; Reduced instruction set computing; Testing; Timing; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2003. Proceedings. International
ISSN :
1530-2075
Print_ISBN :
0-7695-1926-1
Type :
conf
DOI :
10.1109/IPDPS.2003.1213330
Filename :
1213330
Link To Document :
بازگشت