DocumentCode :
1665075
Title :
Cycling verify: fault diagnosis for linear analog circuits based on symbolic calculus and interval algebra
Author :
Filippetti, F. ; Artioli, M.
Author_Institution :
Dipt. di Ingegneria Elettrica, Universita degli Studi di Bologna, Italy
Volume :
1
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
589
Abstract :
This paper is intended to show the possibility of performing fault location and identification in the case of single or double faults in analog circuits with a symbolic algorithm that allows using few observable points. A group of test equations, obtained from the symbolic solution of the circuit, is cyclically solved in turn for each group of parameters under test, leaving the other ones at their rated value. A validation equation, still obtained from the same symbolic solution, has the task of validating the faulty or non-faulty situation for those parameters.
Keywords :
analogue circuits; analogue integrated circuits; circuit analysis computing; fault diagnosis; matrix algebra; symbol manipulation; cycling verify; double faults; fault diagnosis; fault identification; fault location; interval algebra; linear analog circuits; single faults; symbolic algorithm; symbolic calculus; test equations; tolerances; Algebra; Analog circuits; Automatic testing; Calculus; Circuit faults; Circuit testing; Equations; Fault diagnosis; Fault location; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2002. IMTC/2002. Proceedings of the 19th IEEE
ISSN :
1091-5281
Print_ISBN :
0-7803-7218-2
Type :
conf
DOI :
10.1109/IMTC.2002.1006908
Filename :
1006908
Link To Document :
بازگشت