DocumentCode :
1666149
Title :
An all-digital clock generator using a fractionally injection-locked oscillator in 65nm CMOS
Author :
Park, Pyoungwon ; Park, Jaejin ; Park, Hojin ; Cho, SeongHwan
Author_Institution :
KAIST, Daejeon, South Korea
fYear :
2012
Firstpage :
336
Lastpage :
337
Abstract :
Injection locking is an effective method to reduce the jitter of clock generators especially for a ring oscillator-based PLL that has poor phase noise. While the use of injection locking reduces the output jitter, one disadvantage is that the output frequency can be changed only by integer multiples of the reference frequency, if it can be changed at all. In this work, an ADPLL-based clock generator is presented that employs a fractional-injection-locking method that exploits the multiphase output of a ring oscillator. The clock generator achieves an average of 4.23 psrms jitter and a frequency resolution of 1MHz while using a reference clock of 32MHz.
Keywords :
CMOS analogue integrated circuits; clocks; digital phase locked loops; injection locked oscillators; jitter; signal generators; ADPLL-based clock generator; CMOS technology; all-digital clock generator; fractionally injection-locked oscillator; frequency 32 MHz; jitter reduction; phase noise; ring oscillator-based PLL; size 65 nm; Clocks; Computer architecture; Delay; Generators; Jitter; Ring oscillators; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-0376-7
Type :
conf
DOI :
10.1109/ISSCC.2012.6177036
Filename :
6177036
Link To Document :
بازگشت