Title : 
On power and performance tradeoff of L2 cache compression
         
        
            Author : 
Jena, Chandrika ; Mason, Tim ; Chen, Tom
         
        
            Author_Institution : 
Dept. of ECE, Colorado State Univ., Fort Collins, CO, USA
         
        
        
        
        
            Abstract : 
This paper presents the power-performance trade off of three different cache compression algorithms. Cache compression improves performance, since the compressed data increases the effective cache capacity by reducing the cache misses. The unused memory cells can be put into sleep mode to save static power. The increased performance and saved power due to cache compression must be more than the delay and power consumption added due to CODEC(COmpressor and DECompressor) block respectively. Among the studied algorithms, power-delay characteristic of Frequent Pattern compression(FPC) is found to be the most suitable for cache compression.
         
        
            Keywords : 
cache storage; data compression; CODEC block; L2 cache compression algorithms; cache capacity; cache misses reduction; data compression; frequent pattern compression; Codecs; Compression algorithms; Decoding; Delay; Encoding; Shift registers; Transistors;
         
        
        
        
            Conference_Titel : 
NORCHIP, 2010
         
        
            Conference_Location : 
Tampere
         
        
            Print_ISBN : 
978-1-4244-8972-5
         
        
            Electronic_ISBN : 
978-1-4244-8971-8
         
        
        
            DOI : 
10.1109/NORCHIP.2010.5669495