DocumentCode :
1666527
Title :
System-level interconnect architecture exploration for custom memory organizations
Author :
Van Meeuwen, Tycho ; Vandecappelle, Arnout ; van Zelst, Allert ; Catthoor, Francky ; Verkest, Diederik
Author_Institution :
IMEC vzw, Leuven, Belgium
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
13
Lastpage :
18
Abstract :
For data dominated applications, power consumption and memory bandwidth bottlenecks can be significantly alleviated with a custom memory organization. However, this potentially entails complex memory interconnections and a large routing overhead. This is undesirable for area cost, power consumption, and layout design complexity. By exploiting time-multiplexing opportunities over the long memory buses, this overhead can be significantly reduced. This paper proposes a system-level methodology for automated exploration of the interconnect architecture, which finds the optimal trade-off points for memory bus time-multiplexing. Experiments performed on real-life applications using our prototype tool show that even for very distributed memory organizations, the interconnect complexity can be significantly reduced to a cost-efficient, manageable level.
Keywords :
distributed shared memory systems; memory architecture; storage management; system buses; time division multiplexing; bus sharing; custom memory organizations; data transfers; distributed memory organizations; memory interconnections; time-multiplexing; transfer-to-bus assignment; transfer-to-port assignment; Bandwidth; Costs; Delay; Energy consumption; Logic; Memory management; Permission; Power system interconnection; Prototypes; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Synthesis, 2001. Proceedings. The 14th International Symposium on
Print_ISBN :
1-58113-418-5
Type :
conf
DOI :
10.1109/ISSS.2001.156525
Filename :
957906
Link To Document :
بازگشت