Title :
A 0.5V 4Mb logic-process compatible embedded resistive RAM (ReRAM) in 65nm CMOS using low-voltage current-mode sensing scheme with 45ns random read time
Author :
Chang, Meng-Fan ; Wu, Che-Wei ; Kuo, Chia-Cheng ; Shen, Shin-Jang ; Lin, Ku-Feng ; Yang, Shu-Meng ; King, Ya-Chin ; Lin, Chorng-Jung ; Chih, Yu-Der
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Numerous low-supply-voltage (VDD) mobile chips, such as energy-harvesting-powered devices and biomedical applications, require low-VDD on-chip nonvolatile memory (NVM) for low-power active-mode access and power-off data storage. However, conventional NVMs cannot achieve low-VDD operation due to insufficient write voltage generated by charge-pumped (CP) circuits at a low VDD, and a lack of low-VDD current-mode sense amplifiers (CSA) [1-4] to overcome read issues in reduced sensing margins, degraded speeds, and insufficient voltage headroom (VHR). Resistive RAM (ReRAM) [4-6] is a promising memory with the advantages of short write time, low write-voltage, and reduced write power compared to Flash and other NVMs. Using a low-VDD CP with relaxed output voltage/current requirements for write operations, ReRAM is a good candidate for on-chip low-VDD NVM if a low-VDD CSA is provided, particularly for frequent-read-seldom-write applications. We develop a body-drain-driven CSA (BDD-CSA) with dynamic BL bias voltage (VBL) and small VHR for larger sensing margins to achieve a lower VDDmin, faster read speed, and better tolerance of read cell current (ICELL) and BL leakage current (IBL-LEAK) variations compared to conventional CSAs. A fabricated 65nm 4Mb ReRAM macro using the BDD-CSA and our CMOS-logic-compatible ReRAM cell [7] achieves 0.5V VDDmin. The BDD-CSA achieves 0.32V VDDmin.
Keywords :
CMOS integrated circuits; low-power electronics; random-access storage; BL leakage current; CMOS-logic-compatible ReRAM cell; body-drain-driven CSA; dynamic BL bias voltage; logic-process compatible embedded resistive RAM; low-supply-voltage mobile chips; low-voltage current-mode sensing scheme; random read time; read cell current; size 65 nm; time 45 ns; voltage 0.5 V; Boolean functions; Data structures; Educational institutions; Nonvolatile memory; Sensors; Solid state circuits; System-on-a-chip;
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2012 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4673-0376-7
DOI :
10.1109/ISSCC.2012.6177079