• DocumentCode
    1667520
  • Title

    An enhanced low-power computational kernel for a pipelined multiplier-accumulator unit

  • Author

    Shams, A.M. ; Badawy, W.M. ; Bayoumi, M.A.

  • Author_Institution
    Center for Adv. Comput. Studies, Southwestern Louisiana Univ., Lafayette, LA, USA
  • fYear
    1998
  • fDate
    6/20/1905 12:00:00 AM
  • Firstpage
    33
  • Lastpage
    36
  • Abstract
    A novel low power Computational Kernel (CK) for pipelined multiplier-accumulator unit is proposed. It is composed on of 1-bit full adder cell and a C2MOS latch. This new CK offers efficient solutions to several problems experienced by existing cells such as large driving load, delay-time in the sum signal, unwanted transitions and the increase in the short circuit power component. Simulations of several prototypes have shown that the new CK consumes 18% less power than most of the other cells at several voltages. The MAC unit based on the new CK consumes 35% less power than the standard MAC units and can also operate efficiently at lower voltage
  • Keywords
    CMOS logic circuits; adders; flip-flops; low-power electronics; multiplying circuits; pipeline arithmetic; C2MOS latch; full adder cell; low-power computational kernel; pipelined multiplier-accumulator unit; Adders; Capacitance; Circuit simulation; Digital signal processing; Kernel; Latches; Power dissipation; Power supplies; Switching circuits; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics, 1998. ICM '98. Proceedings of the Tenth International Conference on
  • Conference_Location
    Monastir
  • Print_ISBN
    0-7803-4969-5
  • Type

    conf

  • DOI
    10.1109/ICM.1998.825561
  • Filename
    825561