Title :
High-level testability evaluation of TASS synthesized systems
Author :
Jamoussi, M. ; Amellal, S. ; Kaminska, B.
Author_Institution :
King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
fDate :
6/20/1905 12:00:00 AM
Abstract :
In this paper, a new synthesis system, called TASS (TAbu search Synthesis System), is presented. It enables a Register-Transfer Level (RTL) implementation from a functional VHDL description. Furthermore, an emphasis on how testability evaluation is incorporated in the synthesis process in order to generate not only optimized designs, with regard to area and delay, but also fully and easily testable architectures. Such testability evaluation is performed at the RTL using developed testability measures. These measures are benchmarked on high-level synthesized examples and the testability analysis of the generated designs is performed using the test compiler tool of Synopsys
Keywords :
circuit CAD; controllability; design for testability; high level synthesis; logic testing; observability; DFT; RTL implementation; Synopsys; TASS synthesized systems; functional VHDL description; high-level testability evaluation; register-transfer level implementation; tabu search synthesis system; test compiler tool; testability measures; testable architectures; Benchmark testing; Built-in self-test; Control system synthesis; Delay; Hardware; Minerals; Performance evaluation; Petroleum; Scheduling algorithm; System testing;
Conference_Titel :
Microelectronics, 1998. ICM '98. Proceedings of the Tenth International Conference on
Conference_Location :
Monastir
Print_ISBN :
0-7803-4969-5
DOI :
10.1109/ICM.1998.825572