Title :
Evaluation of High-Speed Interfaces for VLSI Systems Using Tomlinson-Harashima Precoding
Author :
Iijima, Y. ; Yuminaka, Yasushi
Author_Institution :
Oyama Nat. Coll. of Technol., Oyama, Japan
Abstract :
The data rate of interconnection has become an important factor in the achievement of high performance with very-large-scale integration (VLSI) systems. However, high-speed data transmission is difficult to achieve across interconnections such as microstrip lines and strip lines in VLSI systems. At high-speed data rates, interconnections behave as low-pass filters that cause intersymbol interference (ISI) and introduce bit errors at receivers. This paper proposes high-speed data transmission of 4-pulse amplitude modulation (PAM) (4-valued) signaling, using a Tomlinson-Harashima precoding (THP) technique. To realize the THP circuitry, digital multiplication and addition are required. To evaluate hardware costs, we investigate the required bit resolution for THP. Theoretical analysis and simulation results show that 6- to 8-bit digital resolution is necessary to remove a sufficient amount of ISI in 2-PAM (binary) at 3 Gbps over a microstrip line 2 [m].
Keywords :
VLSI; integrated circuit interconnections; intersymbol interference; precoding; pulse amplitude modulation; 4-pulse amplitude modulation; ISI; PAM 4-valued signaling; THP technique; Tomlinson-Harashima precoding; VLSI systems; bit errors; bit rate 3 Gbit/s; digital addition; digital multiplication; digital resolution; hardware cost evaluation; high-speed data rates; high-speed data transmission; high-speed interface evaluation; intersymbol interference; low-pass filters; microstrip lines; receivers; strip lines; very-large-scale integration system; word length 6 bit to 8 bit;
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2014 IEEE 44th International Symposium on
Conference_Location :
Bremen
DOI :
10.1109/ISMVL.2014.32