Title :
A retention time improvement method for a MEMS dynamic optically reconfigurable gate array
Author :
Morita, Hironobu ; Watanabe, Minoru
Author_Institution :
Electr. & Electron. Eng., Shizuoka Univ., Shizuoka, Japan
Abstract :
To date, optically reconfigurable gate arrays (ORGAs) have been developed to address high-speed operations. During that development, a MEMS dynamic optically reconfigurable gate array architecture was proposed: it perfectly removes the static configuration memory to store a context and uses junction capacitances of photodiodes as dynamic configuration memory to realize high-gate count ORGA-VLSI. However, this architecture presents the issue that retention time of programmed circuits on a gate array is, just like DRAMs, not infinite. Since the circuit reconfiguration frequency is always superior to the refresh cycle frequency, the refresh cycle problem need not be considered. However, circuits with a long lifetime exist among the many implementation circuits. For these circuits, many refresh cycles must be required continuously. Therefore, This paper presents a proposal of a retention time improvement method by adjusting the threshold level in the holographic memory calculation.
Keywords :
holography; integrated optoelectronics; micro-optomechanical devices; micromirrors; optical arrays; optical logic; photodiodes; DRAM; MEMS dynamic optically reconfigurable gate array; dynamic configuration memory; high-gate count ORGA-VLSI; holographic memory calculation; junction capacitance; photodiodes; programmed circuits; static configuration memory; Large scale integration; Lasers; Logic gates;
Conference_Titel :
Micro-NanoMechatronics and Human Science (MHS), 2010 International Symposium on
Conference_Location :
Nagoya
Print_ISBN :
978-1-4244-7995-5
DOI :
10.1109/MHS.2010.5669547