DocumentCode :
1668248
Title :
Effect of the selection MOS transistor polarization voltage during a write and an erase operation of an EEPROM memory cell
Author :
Benzerti, W. ; Bouchakour, R. ; Mirabel, J.M. ; Boivin, P.
Author_Institution :
Dept. Electron., Ecole Nat. Superieure des Telecommun., Paris, France
fYear :
1998
fDate :
6/20/1905 12:00:00 AM
Firstpage :
149
Lastpage :
152
Abstract :
The use of EEPROM memory cells has covered in the last years a wide range of applications. These are of analog and mixed type. In order to improve the good behavior and the exploration of new applications, the development of an efficient and compact EEPROM memory cell model seems to be a necessity. Previous studies usually focused on the floating gate MOS transistor performance without knowledge of the selection MOS transistor effect during real functioning of a cell in an EEPROM matrix. This paper is a first approach to the evaluation of the select gate voltage variations effect on memory cell performance
Keywords :
EPROM; SPICE; integrated circuit modelling; EEPROM memory cell; SPICE; circuit simulation; compact memory cell model; erase operation; floating gate transistor; select gate voltage variation; selection MOST polarization voltage; write operation; EPROM; Equations; MOSFETs; Microelectronics; Nonvolatile memory; Performance evaluation; Polarization; Pulsed power supplies; SPICE; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 1998. ICM '98. Proceedings of the Tenth International Conference on
Conference_Location :
Monastir
Print_ISBN :
0-7803-4969-5
Type :
conf
DOI :
10.1109/ICM.1998.825590
Filename :
825590
Link To Document :
بازگشت