DocumentCode :
1669458
Title :
Combined optimisation of thermal behaviour and electrical parasitics in Power Semiconductor components
Author :
Förster, Stefan ; Lindemann, Andreas
Author_Institution :
Otto-von-Guericke-Univ. Magdeburg, Magdeburg, Germany
fYear :
2009
Firstpage :
1
Lastpage :
10
Abstract :
Capacitive and inductive parasitics that exist in every electrically conducting structure are inseparably associated with the geometry. Especially in power electronic systems the geometry also is defined through thermal aspects. Investigation of the correlation between thermal optimisation of the electrically conduction structure and the influence of this reshape process on the formation of capacitive and inductive parasitics is the main task. The work aims on a combined optimisation process. Therefor PEEC (partial element equivalent circuit) method is employed to extract parasitics as lumped parameters for an adequately subdivided current path under view. Approaches for methodical application in design processes are studied.
Keywords :
optimisation; power electronics; power semiconductor devices; capacitive parasitics; combined optimisation; electrical parasitics; electrically conduction structure; inductive parasitics; partial element equivalent circuit method; power electronic systems; power semiconductor components; thermal behaviour; Design optimization; Electronic packaging thermal management; Geometry; Insulation; Power electronics; Resistance heating; Solid modeling; Temperature distribution; Thermal conductivity; Thermal resistance; Device Modeling; Packaging; Power Semiconductor Device; System Integration; Thermal Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Applications, 2009. EPE '09. 13th European Conference on
Conference_Location :
Barcelona
Print_ISBN :
978-1-4244-4432-8
Electronic_ISBN :
978-90-75815-13-9
Type :
conf
Filename :
5279079
Link To Document :
بازگشت